

# imec GaN-IC FOR MONOLITHIC INTEGRATION PROTOTYPING AND VOLUME PRODUCTION

EUROPRACTICE-IC offers Multi-Project-Wafer and Volume Production services of imec technologies, including GaN-IC for monolithic integration of power systems.

## Why EUROPRACTICE?

- Affordable and easy access to Prototyping and Small Volume Production services for academia and industry.
- MPW (Multi-Project-Wafer) runs for various technologies, including ASICs, Photonics, MEMS and GaN.
- Advanced packaging, system integration solutions and test services.

### Why imec GaN-IC?

- Integrating multiple transistors on a single IC using trench isolation.
- Reducing system parasitic inductance.
- Saving package cost by packaging one instead of multiple devices.
- Working with a world-leading research and innovation hub in nanoelectronics and digital technologies headquartered in Belgium.

To unlock the full potential of GaN power electronics, imec offers a unique GaNon-SOI process. The deep-trench isolation implemented in this process provides full isolation between power devices, drivers, control and protection circuits. This, in turn, enables the manufacturing of complex GaN ICs. In addition to accommodating smaller form factors, the close proximity of devices drastically reduces parasitic inductance, resulting in a significant switching speed enhancement.

# State-of-the-art Enhancement Mode Power Devices on 200mm/8-inch Si Wafer

Today, GaN-based power devices are mainly available as discrete components which have, nonetheless, been used to push both operating frequencies and efficiencies of Switched-Mode Power Supplies (SMPS) to record levels. The technology's full potential, however, has been difficult to unlock due to difficulties in reducing the parasitic inductances, the necessity of extremely fast turn-on times, and the low Cg/Cgd ratio. Solutions using discrete GaN power devices have therefore resulted in maximum switching speeds far short of their potential values. Imec's GaN-on-SOI IC technology circumvents these limitations by allowing customers to monolithically integrate components such as half-bridge and GaN drivers onto the same die, minimizing parasitic inductance.

#### GaN-on-SOI Design Kit

To make this technology more easily available, imec provides an extensive GaN-on-SOI Process Design Kit (PDK). This kit includes process documentation, library devices, layout guidelines for custom design, verification and models. Low-ohmic and high-ohmic resistors are provided, as well as Metal/Oxide/Metal capacitors, temperature sensors and low voltage logic devices and logic gates (invertors, NAND, NOR, RS Flip-flops,...). These enable customers to design highly integrated GaN power systems on chip. The PDK is available after signing imec's GaN-IC Design Kit License Agreement (DKLA).

# **Technology Highlights**

## **Technology Details**

UNI

v

Α

v

٧

μA

uА

Ω

v

#### 200 V e-MODE p-GaN HEMT

#### Datasheet Power Device with Weff = 36 mm

| Symbol             | Description                | Test Conditions              | MIN | ТҮР  | MAX |
|--------------------|----------------------------|------------------------------|-----|------|-----|
| Absolute           | Maximum Ratings            | ;                            |     |      |     |
| BV <sub>DS</sub>   | Drain-Source voltage       |                              |     |      | 200 |
| D                  | Pulsed Drain current       | I ms pulse                   |     |      | 10  |
| V <sub>GS</sub>    | Gate-Source voltage        |                              |     |      | 7   |
| ON/OFF             | STATE CHARACTE             | RISTICS                      |     |      |     |
| BV <sub>DS</sub>   | Drain-Source voltage       | VGS = 0 V, ID = 1 $\mu$ A/mm | 200 |      |     |
| I <sub>DSS</sub>   | Drain-Source leakage       | VGS = 0 V, VDS = 200 V       |     | 0.5  |     |
| I <sub>GSS</sub>   | Gate-Source leakage        | VGS = 0 V, VDS = 200 V       |     | 0.27 |     |
| R <sub>ds-on</sub> | Drain-Source ON resistance | VGS = 7 V, ID = 2 A          |     | 0.16 |     |
| V <sub>TH</sub>    | Gate-Source voltage        | maximum gm                   |     | 2.3  |     |
|                    |                            | VDS = 0.1 V, ID = 10 µA/mm   |     | 1.3  |     |
| DYNAMI             | C CHARACTERISTI            | cs                           |     |      |     |

| C <sub>ISS</sub> | Input capacitance            | VGS = 0 V<br>VDS = 200 V<br>f = 1 MHz | 55   | рF |
|------------------|------------------------------|---------------------------------------|------|----|
| C <sub>oss</sub> | Output capacitance           |                                       | 35   | рF |
| C <sub>RSS</sub> | Reverse transfer capacitance |                                       | 0.97 | рF |

Schematic cross-section of monolithically integrated half-bridge with enhancement mode low-side and high-side devices fabricated on 200 mm GaN-on-SOI with trench isolation.

**Monolitic Integration** 

Except for systems at low voltage (<50Volt), co-integration of low-side and high-side power devices is not

possible using GaN-on-Si substrates :The common Si substrate results

in back-gating effects on the high-

► The buried oxide of the SOI, the

To use the full potential of the fast

switching speed of GaN power de-

vices, the drivers should be co-integrated to lower the parasitic induct-

ance. Further functionality can be added through the low-voltage logic

and analog switches, the high-ohmic and low-ohmic resistors and the in-

tegrated MIM-capacitors.

oxide-filled deep trenches and the deep Si contact effectively eliminate the back-gating effect.

Using GaN-on-SOI

side power devices.





Typical IDS vs.VDS curve at T=25 °C









Typical CISS, COSS and CRSS vs VDS at T=25 °C Measurements on-wafer (no packaging parasitics included).

Visit our website for detailed specifications and information on additional services.

GaN-IC Technologies ganmpw@imec-int.com General Information mpc@imec.be